Espressif Systems /ESP32-P4 /LP_TSENS /INT_CLR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_CLR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (COCPU_TSENS_WAKE_INT_CLR)COCPU_TSENS_WAKE_INT_CLR

Description

Tsens interrupt clear registers.

Fields

COCPU_TSENS_WAKE_INT_CLR

Tsens wakeup interrupt clear.

Links

() ()